论文标题
高速循环罗宾仲裁者的可重构平行体系结构
Reconfigurable Parallel Architecture of High Speed Round Robin Arbiter
论文作者
论文摘要
为了管理计算机网络中不断增加的流量,已提议循环杂物使用数据包切换系统,以提高提供访问和调度的速度。 Round Robin Arbiter是根据要求以及同等优先级的特定总线的门口,并以循环顺序与连接到它的设备进行转弯。考虑到计算机网络的快速增长以及计算机自动化的出现,这将需要更多地访问现有的有限资源。拟议的循环探员涉及4到12个设备。结果表明,连接设备的数量增量为200%,延迟中仅发现了2.69%的增量。延迟较少,拟议的循环杂志表现出高速性能,流量较高,这与现有设计相比是一个新功能。
With a view to managing the increasing traffic in computer networks, round robin arbiter has been proposed to work with packet switching system to have increased speed in providing access and scheduling. Round robin arbiter is a doorway to a particular bus based on request along with equal priority and gives turns to devices connected to it in a cyclic order. Considering the rapid growth in computer networking and the emergence of computer automation which will need much more access to the existing limited resources, this paper emphasizes on designing a reconfigurable round robin arbiter over FPGA which takes parallel requests and processes them with high efficiency and less delay than existing designs. Proposed round robin arbiter encounters with 4 to 12 devices. Results show that with 200% increment in the number of connected devices, only 2.69% increment has been found in the delay. With less delay, proposed round robin arbiter exhibits high speed performance with higher traffic, which is a new feature in comparison with the existing designs.